Sparse linear solver for transistor-level circuit simulation

dc.contributor.author
Jin, Zhou
dc.date.accessioned
2026-01-27T01:37:44Z
dc.date.available
2026-01-27T01:37:44Z
dc.date.issued
2024-03-20
dc.identifier
Jin, Z. Sparse linear solver for transistor-level circuit simulation. A: Severo Ochoa Research Seminars at BSC. «9th Severo Ochoa Research Seminar Lectures at BSC, Barcelona, 2023-24». Barcelona: Barcelona Super Computer Center. Education & Training team, 2024, p. 76-77.
dc.identifier
https://hdl.handle.net/2117/451723
dc.identifier.uri
http://hdl.handle.net/2117/451723
dc.description.abstract
Sparse linear solvers play a crucial role in transistor-level circuit simulation, especially for large-scale post-layout circuit simulation when considering parasitic effects. Along with the fast development of semiconductor, integrated circuit sizes are continually expanding, causing sparse linear solvers to consume more time and memory resources. Furthermore, circuit matrices frequently exhibit high sparsity and non-uniform distributions of non-zero elements, compounding the challenge of achieving efficient acceleration. In this talk, I will introduce our recently developed high-performance open-source sparse direct solvers for circuit simulation on CPU, GPU, and distributed heterogeneous clusters, respectively. Several innovative algorithms will be presented, including strategies for harnessing machine learning techniques to address irregular sparsity distribution patterns in circuit matrices for enhanced computational speed, as well as methods that embrace synchronization-free concepts to design GPU and heterogeneous distributed cluster acceleration mechanisms, thereby harnessing the substantial parallel computing capabilities. Moreover, I will also introduce an iterative solver leveraging an efficient spectral graph sparsification algorithm to enable fast power grid simulation. Compared with conventional spectral graph sparsification algorithm, our method demonstrates high efficiency while maintain high accuracy.
dc.format
2 p.
dc.format
application/pdf
dc.language
eng
dc.publisher
Barcelona Super Computer Center. Education & Training team
dc.rights
http://creativecommons.org/licenses/by-nc-nd/4.0/
dc.rights
Open Access
dc.rights
Attribution-NonCommercial-NoDerivatives 4.0 International
dc.subject
Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject
High performance computing
dc.subject
Càlcul intensiu (Informàtica)
dc.title
Sparse linear solver for transistor-level circuit simulation
dc.type
Conference report


Files in this item

FilesSizeFormatView

There are no files associated with this item.

This item appears in the following Collection(s)

Congressos [11156]