Thermal modeling and management in ultrathin chip stack technology

dc.contributor.author
Pinel, Stèphane
dc.contributor.author
Marty, Antoine
dc.contributor.author
Tasselli, Josiane
dc.contributor.author
Bailbe, Jean-Pierre
dc.contributor.author
Beyne, Eric
dc.contributor.author
Van Hoof, Rita
dc.contributor.author
Marco Colás, Santiago
dc.contributor.author
Morante i Lleonart, Joan Ramon
dc.contributor.author
Vendier, Olivier
dc.contributor.author
Huan, Marc
dc.date.issued
2009-06-18T08:31:52Z
dc.date.issued
2009-06-18T08:31:52Z
dc.date.issued
2002
dc.identifier
1521-3331
dc.identifier
https://hdl.handle.net/2445/8724
dc.identifier
505014
dc.description.abstract
This paper presents a thermal modeling for power management of a new three-dimensional (3-D) thinned dies stacking process. Besides the high concentration of power dissipating sources, which is the direct consequence of the very interesting integration efficiency increase, this new ultra-compact packaging technology can suffer of the poor thermal conductivity (about 700 times smaller than silicon one) of the benzocyclobutene (BCB) used as both adhesive and planarization layers in each level of the stack. Thermal simulation was conducted using three-dimensional (3-D) FEM tool to analyze the specific behaviors in such stacked structure and to optimize the design rules. This study first describes the heat transfer limitation through the vertical path by examining particularly the case of the high dissipating sources under small area. First results of characterization in transient regime by means of dedicated test device mounted in single level structure are presented. For the design optimization, the thermal draining capabilities of a copper grid or full copper plate embedded in the intermediate layer of stacked structure are evaluated as a function of the technological parameters and the physical properties. It is shown an interest for the transverse heat extraction under the buffer devices dissipating most the power and generally localized in the peripheral zone, and for the temperature uniformization, by heat spreading mechanism, in the localized regions where the attachment of the thin die is altered. Finally, all conclusions of this analysis are used for the quantitative projections of the thermal performance of a first demonstrator based on a three-levels stacking structure for space application.
dc.format
10 p.
dc.format
application/pdf
dc.language
eng
dc.publisher
IEEE
dc.relation
Reproducció del document publicat a http://dx.doi.org/10.1109/TCAPT.2002.1010013
dc.relation
IEEE Transactions on Components Packaging and Technologies, 2002, vol. 25, núm. 2, p. 244-253.
dc.relation
http://dx.doi.org/10.1109/TCAPT.2002.1010013
dc.rights
(c) IEEE, 2002
dc.rights
info:eu-repo/semantics/openAccess
dc.source
Articles publicats en revistes (Enginyeria Electrònica i Biomèdica)
dc.subject
Anàlisi tèrmica
dc.subject
Administració
dc.subject
Finite element analysis
dc.subject
Thermal conductivity
dc.subject
Thermal management (packaging)
dc.title
Thermal modeling and management in ultrathin chip stack technology
dc.type
info:eu-repo/semantics/article
dc.type
info:eu-repo/semantics/publishedVersion


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)