Design and implementation of a control strategy for clock synchronization in PTP networks

dc.contributor
Universitat Politècnica de Catalunya. Departament d'Enginyeria de Sistemes, Automàtica i Informàtica Industrial
dc.contributor
Technica electronics
dc.contributor
Griñó Cubero, Robert
dc.contributor.author
Llort Boloix, Arnau
dc.date.accessioned
2026-03-05T02:13:49Z
dc.date.available
2026-03-05T02:13:49Z
dc.date.issued
2026-01-26
dc.identifier
https://hdl.handle.net/2117/456645
dc.identifier
PRISMA-202123
dc.identifier.uri
https://hdl.handle.net/2117/456645
dc.description.abstract
This thesis presents the design, implementation, and validation of a high-precision clock syn- chronization strategy for automotive Ethernet networks following the IEEE 802.1AS (gPTP) profile. The primary objective of this research is to transform a standard Ethernet Capture Module into a time-aware synchronization node capable of sub-microsecond accuracy, a crit- ical requirement for modern Time-Sensitive Network (TSN) applications. The development process began with the mathematical modeling of the hardware Phase Ac- cumulator (PA) and the characterization of the system dynamics in discrete time. To regulate the local clock, a control architecture based on Proportional-Integral (PI) compensators was designed and initially validated through Simulink environments. A significant portion of this work focuses on the evolution from a Multi-Rate architecture to a Single-Rate approach. The latter addresses the instabilities inherent in non-periodic network message arrival by utilizing a linear interpolator, effectively decoupling the controller execution from the network rate. Experimental validation conducted on real hardware facilitated a comprehensive study of the synchronization sources of error. By analyzing the system’s performance, a distinction was es- tablished between deterministic static errors, originating from the hardware processing pipeline, and stochastic dynamic ones introduced by network jitter and quantization effects. This investi- gation provides a foundation for systematic error mitigation, demonstrating that the proposed single-rate architecture maintains high stability and robustness, making it an effective and scal- able solution in demanding automotive environments.
dc.format
application/pdf
dc.language
eng
dc.publisher
Universitat Politècnica de Catalunya
dc.rights
Restricted access - confidentiality agreement
dc.subject
Àrees temàtiques de la UPC::Enginyeria de la telecomunicació
dc.subject
Digital control systems
dc.subject
Computer architecture
dc.subject
Control digital
dc.subject
Arquitectura d'ordinadors
dc.title
Design and implementation of a control strategy for clock synchronization in PTP networks
dc.type
Master thesis


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)