Embedded and DSP design tools integration for Xilinx FPGA development

dc.contributor
Universitat Ramon Llull. La Salle
dc.contributor.author
Estevadeordal Serra, Carles
dc.date.accessioned
2025-03-11T20:27:58Z
dc.date.available
2025-03-11T20:27:58Z
dc.date.issued
2010
dc.identifier.uri
http://hdl.handle.net/20.500.14342/2776
dc.description.abstract
The aim of this projecte de final de master is to design a firmware with VHDL and the Matlab System Generator for Xilinx DSP of a test application, which mixes several of the Xilinx tools to create the design. The target FPGA is a Spartan 6 from a SP605 test board. In addition, this memory contains the main characteristics of the firmware design, a description of the tools used and the methodologies available to create the Firmware. Furthermore, it provides some theoric background and in some cases, it is useful as a guide to implement a similar solution to the one proposed. Furthermore, there is a description of the findings in the System Generator design field and also with the interaction in the Xilinx FPGA design flow. There have been described the tests which were performed to ensure the correctness of the design.
dc.format.extent
82 p.
dc.language.iso
eng
dc.relation.ispartofseries
ENG TFM MUEXT;1862
dc.rights
Attribution-NonCommercial-NoDerivatives 4.0 International
dc.rights
© Escola Tècnica Superior d'Enginyeria La Salle
dc.rights.uri
http://creativecommons.org/licenses/by-nc-nd/4.0/
dc.subject
Dispositius lògics programables -- TFM
dc.subject
Matrius de portes programables per l'usuari -- TFM
dc.title
Embedded and DSP design tools integration for Xilinx FPGA development
dc.type
info:eu-repo/semantics/masterThesis
dc.subject.udc
004
dc.subject.udc
62
dc.embargo.terms
cap
dc.rights.accessLevel
info:eu-repo/semantics/openAccess


Fitxers en aquest element

FitxersGrandàriaFormatVisualització

No hi ha fitxers associats a aquest element.

Aquest element apareix en la col·lecció o col·leccions següent(s)

La Salle [191]