<?xml version="1.0" encoding="UTF-8"?><?xml-stylesheet type="text/xsl" href="static/style.xsl"?><OAI-PMH xmlns="http://www.openarchives.org/OAI/2.0/" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/ http://www.openarchives.org/OAI/2.0/OAI-PMH.xsd"><responseDate>2026-04-14T04:48:03Z</responseDate><request verb="GetRecord" identifier="oai:www.recercat.cat:2117/106017" metadataPrefix="didl">https://recercat.cat/oai/request</request><GetRecord><record><header><identifier>oai:recercat.cat:2117/106017</identifier><datestamp>2026-01-21T04:22:01Z</datestamp><setSpec>com_2072_1033</setSpec><setSpec>col_2072_452950</setSpec></header><metadata><d:DIDL xmlns:d="urn:mpeg:mpeg21:2002:02-DIDL-NS" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xmlns:doc="http://www.lyncode.com/xoai" xsi:schemaLocation="urn:mpeg:mpeg21:2002:02-DIDL-NS http://standards.iso.org/ittf/PubliclyAvailableStandards/MPEG-21_schema_files/did/didl.xsd">
   <d:Item id="hdl_2117_106017">
      <d:Descriptor>
         <d:Statement mimeType="application/xml; charset=utf-8">
            <dii:Identifier xmlns:dii="urn:mpeg:mpeg21:2002:01-DII-NS" xsi:schemaLocation="urn:mpeg:mpeg21:2002:01-DII-NS http://standards.iso.org/ittf/PubliclyAvailableStandards/MPEG-21_schema_files/dii/dii.xsd">urn:hdl:2117/106017</dii:Identifier>
         </d:Statement>
      </d:Descriptor>
      <d:Descriptor>
         <d:Statement mimeType="application/xml; charset=utf-8">
            <oai_dc:dc xmlns:oai_dc="http://www.openarchives.org/OAI/2.0/oai_dc/" xmlns:dc="http://purl.org/dc/elements/1.1/" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/oai_dc/ http://www.openarchives.org/OAI/2.0/oai_dc.xsd">
               <dc:title>A DRAM/SRAM memory scheme for fast packet buffers</dc:title>
               <dc:creator>García Vidal, Jorge</dc:creator>
               <dc:creator>March, Maribel</dc:creator>
               <dc:creator>Cerdà Alabern, Llorenç</dc:creator>
               <dc:creator>Corbal San Adrián, Jesús</dc:creator>
               <dc:creator>Valero Cortés, Mateo</dc:creator>
               <dc:subject>Àrees temàtiques de la UPC::Enginyeria de la telecomunicació::Telemàtica i xarxes d'ordinadors</dc:subject>
               <dc:subject>Routing (Computer network management)</dc:subject>
               <dc:subject>Router architecture</dc:subject>
               <dc:subject>Packet buffers</dc:subject>
               <dc:subject>High-performance memory systems</dc:subject>
               <dc:subject>Storage schemes</dc:subject>
               <dc:subject>Encaminadors (Xarxes d'ordinadors)</dc:subject>
               <dc:description>We address the design of high-speed packet buffers for Internet routers. We use a general DRAM/SRAM architecture for which previous proposals can be seen as particular cases. For this architecture, large SRAMs are needed to sustain high line rates and a large number of interfaces. A novel algorithm for DRAM bank allocation is presented that reduces the SRAM size requirements of previously proposed schemes by almost an order of magnitude, without having memory fragmentation problems. A technological evaluation shows that our design can support thousands of queues for line rates up to 160 Gbps.</dc:description>
               <dc:description>Peer Reviewed</dc:description>
               <dc:description>Postprint (published version)</dc:description>
               <dc:date>2006-05</dc:date>
               <dc:type>Article</dc:type>
               <dc:relation>http://ieeexplore.ieee.org/document/1613839/</dc:relation>
               <dc:rights>Open Access</dc:rights>
            </oai_dc:dc>
         </d:Statement>
      </d:Descriptor>
   </d:Item>
</d:DIDL></metadata></record></GetRecord></OAI-PMH>